



# High-speed CAN Transceiver with Standby Mode CAN FD Ready

#### **DATASHEET**

#### **Features**

- Fully ISO 11898-2,-5, SAE J2284 compliant
- CAN FD ready
- Communication speed up to 5Mbit/s
- Low electromagnetic emission (EME) and high electromagnetic immunity (EMI)
- Differential receiver with wide common mode range
- Atmel ATA6560: Silent mode (receive only)
- Remote wake-up capability via CAN bus
- Functional behavior predictable under all supply conditions
- Transceiver disengages from the bus when not powered up
- RXD recessive clamping detection
- High electrostatic discharge (ESD) handling capability on the bus pins
- Bus pins protected against transients in automotive environments
- Transmit data (TXD) dominant time-out function
- Undervoltage detection on VCC and VIO pins
- CANH/CANL short-circuit and overtemperature protected
- Qualified according to AEC-Q100
- Packages: SO8, DFN8 with wettable flanks (Moisture Sensitivity Level 1)

#### **Description**

The Atmel® ATA6560/ATA6561 is a high-speed CAN transceiver that provides an interface between a controller area network (CAN) protocol controller and the physical two-wire CAN bus. The transceiver is designed for high-speed (up to 5Mbit/s) CAN applications in the automotive industry, providing differential transmit and receive capability to (a microcontroller with) a CAN protocol controller. It offers improved electromagnetic compatibility (EMC) and electrostatic discharge (ESD) performance, as well as features such as:

- Ideal passive behavior to the CAN bus when the supply voltage is off
- Direct interfacing to microcontrollers with supply voltages from 3V to 5V (ATA6561)

Three operating modes together with the dedicated fail-safe features make the Atmel ATA6560/ATA6561 an excellent choice for all types of high- speed CAN networks, especially in nodes requiring low-power mode with wake-up capability via the CAN bus.

Figure 1. Block Diagram



Notes: 1. Pin 5: Atmel ATA6561: VIO

Atmel ATA6560: NSIL (the VIO line and the VCC line are internally connected)

2. HSC: High-speed comparator3. WUC: Wake-up comparator

### 1. Pin Configuration

Figure 1-1. SO8 Pinning



Figure 1-2. DFN8 Pinning



Table 1-1. Pin Description

| Pin                     | Symbol | Function                                                          |
|-------------------------|--------|-------------------------------------------------------------------|
| 1                       | TXD    | Transmit data input                                               |
| 2                       | GND    | Ground supply                                                     |
| 3                       | VCC    | Supply voltage                                                    |
| 4                       | RXD    | Receive data output; reads out data from the bus lines            |
| 5 <sup>(1)</sup>        | VIO    | Supply voltage for I/O level adapter; only in the Atmel ATA6561   |
| 5 <sup>(1)</sup>        | NSIL   | Silent mode control input (low active); only in the Atmel ATA6560 |
| 6                       | CANL   | Low-level CAN bus line                                            |
| 7                       | CANH   | High-level CAN bus line                                           |
| 8                       | STBY   | Standby mode control input                                        |
| Backside <sup>(2)</sup> | -      | Heat slug, internally connected to the GND pin                    |

Notes: 1. The function of pin 5 depends on the version:
Atmel ATA6561: VIO; Atmel ATA6560: NSIL (the VIO line and the VCC line are internally connected)

2. Only for the DFN8 package



### 2. Functional Description

The Atmel<sup>®</sup> ATA6560/ATA6561 is a stand-alone high-speed CAN transceiver compliant with the ISO 11898-2 and 11898-5 CAN standard. It provides a very low current consumption in standby mode and wake-up capability via the CAN bus. There are two versions available, only differing in the function of pin 5:

- Atmel ATA6561: The pin 5 is the VIO pin and should be connected to the microcontroller supply voltage. This allows
  direct interfacing to microcontrollers with supply voltages down to 3V and adjusts the signal levels of the TXD, RXD,
  and STBY pins to the I/O levels of the microcontroller. The I/O ports are supplied by the VIO pin.
- Atmel ATA6560: The pin 5 is the control input for silent mode NSIL allowing the ATA6560 to only receive data but not send data via the bus. The output driver stage is disabled. The VIO line and the VCC line are internally connected, this sets the signal levels of the TXD, RXD, STBY, and NSIL pins to levels compatible with 5V microcontrollers.

### 2.1 Operating Modes

The Atmel ATA6561 supports three operating modes: unpowered, standby and normal. The Atmel ATA6560 additionally has the silent mode. These modes can be selected via the STBY and NSIL pins. See Figure 2-1 and Table 2-1 for a description of the operating modes.

Figure 2-1. Operating Modes



Note: For the Atmel ATA6561 NSIL is internally set to "1".

Table 2-1. Operating Modes

|                  | Inputs           |                     |                  | Outputs    |                       |  |  |
|------------------|------------------|---------------------|------------------|------------|-----------------------|--|--|
| Mode             | STBY             | NSIL                | Pin TXD          | CAN Driver | Pin RXD               |  |  |
| Unpowered        | x <sup>(3)</sup> | x <sup>(3)</sup>    | x <sup>(3)</sup> | Recessive  | Recessive             |  |  |
| Standby          | HIGH             | x <sup>(3)</sup>    | x <sup>(3)</sup> | Recessive  | Active <sup>(4)</sup> |  |  |
| Silent (ATA6560) | LOW              | LOW                 | x <sup>(3)</sup> | Recessive  | Active <sup>(1)</sup> |  |  |
| Normal           | LOW              | HIGH <sup>(2)</sup> | LOW              | Dominant   | LOW                   |  |  |
| Normal           | LOW              | HIGH <sup>(2)</sup> | HIGH             | Recessive  | HIGH                  |  |  |

Notes: 1. LOW if the CAN bus is dominant, HIGH if the CAN bus is recessive.

- 2. Internally pulled up if not bonded out.
- 3. Irrelevant
- 4. Reflects the bus only for wake-up



#### 2.1.1 Normal Mode

A low level on the STBY pin together with a high level on pins TXD and NSIL selects the normal mode. In this mode the transceiver is able to transmit and receive data via the CANH and CANL bus lines (see Figure 1 on page 2). The output driver stage is active and drives data from the TXD input to the CAN bus. The high-speed comparator (HSC) converts the analog data on the bus lines into digital data which is output to pin RXD. The bus biasing is set to VCC/2 and the undervoltage monitoring of VCC is active.

The slope of the output signals on the bus lines is controlled and optimized in a way that guarantees the lowest possible electromagnetic emission (EME).

To switch the device in normal operating mode, set the STBY pin to low and the TXD pin and the NSIL pin (if applicable) to high (see Table 2-1 on page 4, Figure 2-2 and Figure 2-3). The STBY and the NSIL pins each provide a pull-up resistor to VIO, thus ensuring defined levels if the pins are open.

Please note that the device cannot enter Normal Mode as long as TXD is at ground level. Atmel<sup>®</sup> ATA6560 will only switch to normal mode when all inputs are set accordingly.

The switching into normal mode is depicted in the following two figures.

Figure 2-2. Switching from Standby Mode to Normal Mode (NSIL = High)



Figure 2-3. Switching from Silent Mode to Normal Mode





#### 2.1.2 Silent Mode (Only with the Atmel ATA6560)

A low level on the NSIL pin (available on pin 5) and on the STBY pin selects silent mode. This receive-only mode can be used to test the connection of the bus medium. In silent mode the Atmel ATA6560 can still receive data from the bus, but the transmitter is disabled and therefore no data can be sent to the CAN bus. The bus pins are released to recessive state. All other IC functions, including the high-speed comparator (HSC), continue to operate as they do in normal mode. Silent mode can be used to prevent a faulty CAN controller from disrupting all network communications.

#### 2.1.3 Standby Mode

A high level on the STBY pin selects standby mode. In this mode the transceiver is not able to transmit or correctly receive data via the bus lines. The transmitter and the high-speed comparator (HSC) are switched off to reduce current consumption and only the low- power wake-up comparator (WUC) monitors the bus lines for a valid wake-up signal. A signal change on the bus from "Recessive" to "Dominant" followed by a dominant state longer than  $t_{wake}$  switches the RXD pin to low to signal a wake-up request to the microcontroller.

In standby mode the bus lines are biased to ground to reduce current consumption to a minimum. The wake-up comparator (WUC) monitors the bus lines for a valid wake-up signal. When the RXD pin switches to low to signal a wake-up request, a transition to normal mode is not triggered until the STBY pin is forced back to low by the microcontroller. A bus dominant time-out timer prevents the device from generating a permanent wake-up request by switching the RXD pin to high.

For Atmel® ATA6560 only: In the event the NSIL input pin is set to low in standby mode, the internal pull-up resistor causes an additional quiescent current from VIO to GND. Atmel therefore recommends setting the NSIL pin to high in standby mode.

#### 2.2 Fail-safe Features

#### 2.2.1 TXD Dominant Time-Out Function

A TXD dominant time-out timer is started when the TXD pin is set to LOW. If the LOW state on the TXD pin persists for longer than  $t_{to(dom)TXD}$ , the transmitter is disabled, releasing the bus lines to recessive state. This function prevents a hardware and/or software application failure from driving the bus lines to a permanent dominant state (blocking all network communications). The TXD dominant time-out timer is reset when the TXD pin is set to HIGH ( $\geq 4\mu$ s).

#### 2.2.2 Internal Pull-Up Structure at the TXD, NSIL, and STBY Input Pins

The TXD, STBY, and NSIL pins have an internal pull-up to VIO. This ensures a safe, defined state in case one or all of these pins are left floating. Pull-up currents flow in these pins in all states, meaning all pins should be in high state during standby mode to minimize the current consumption.

#### 2.2.3 Undervoltage Detection on Pins VCC and VIO

If  $V_{VCC}$  or  $V_{VIO}$  drop below their respective undervoltage detection levels ( $V_{uvd(VCC)}$  and  $V_{uvd(VIO)}$  (see Section 6. "Electrical Characteristics" on page 9), the transceiver switches off and disengages from the bus until  $V_{VCC}$  and  $V_{VIO}$  have recovered. The low-power wake-up comparator is only switched off during a VCC or VIO undervoltage. The logic state of the STBY pin is ignored until the VCC voltage or the VIO voltage has recovered.

#### 2.2.4 Bus Wake-up Time-out Function

In standby mode a bus wake-up time-out timer is started when the CAN bus changes from recessive to dominant state. If the dominant state on the bus persists for longer than  $t_{to\_bus}$ , the RXD pin is switched to HIGH. this function prevents a clamped dominant bus (due to a bus short-circuit or a failure in one of the other nodes on the network) from generating a permanent wake-up request. The bus wake-up time-out timer is reset when the CAN bus changes from dominant to recessive state.

#### 2.2.5 Overtemperature Protection

The output drivers are protected against overtemperature conditions. If the junction temperature exceeds the shutdown junction temperature,  $T_{Jsd}$ , the output drivers are disabled until the junction temperature drops below  $T_{Jsd}$  and pin TXD is at high level again. The TXD condition ensures that output driver oscillations due to temperature drift are avoided.





Figure 2-4. Release of Transmission after Overtemperature Condition

#### **Short-Circuit Protection of the Bus Pins** 2.2.6

The CANH and CANL bus outputs are short-circuit protected, either against GND or a positive supply voltage. A currentlimiting circuit protects the transceiver against damage. If the device is heating up due to a continuous short on CANH or CANL, the internal overtemperature protection switches the bus transmitter off.

#### 2.2.7 **RXD Recessive Clamping**

This fail-safe feature prevents the controller from sending data on the bus if it's RXD line is clamped to HIGH (e.g., recessive). That is, if the RXD pin cannot signalize a dominant bus condition because it is e.g., shorted to VCC, the transmitter within ATA6560/ATA6561 is disabled to avoid possible data collisions on the bus. In normal and silent mode (only ATA6560), the device permanently compares the state of the high-speed comparator (HSC) with the state of the RXD pin. If the HSC indicates a dominant bus state for more than  $t_{RC\ det}$  without the RXD pin doing the same, a recessive clamping situation is detected and the device is forced into silent mode. This fail-safe mode is released by either entering standby or unpowered mode or if the RXD pin is showing a dominant (e.g., LOW) level again.



Figure 2-5. RXD Recessive Clamping Detection



# 3. Absolute Maximum Ratings

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| Parameters                                                                                  | Condition | Symbol                                | Min.        | Max.        | Unit |
|---------------------------------------------------------------------------------------------|-----------|---------------------------------------|-------------|-------------|------|
| CANH, CANL<br>DC voltage<br>Transient voltage, according to ISO 7637<br>part 2              |           | V <sub>CANH</sub> , V <sub>CANL</sub> | -27<br>-150 | +42<br>+100 | V    |
| DC voltage on all other pins                                                                |           | V <sub>X</sub>                        | -0.3        | +5,5        | V    |
| ESD according to IBEE LIN EMC<br>Test spec. 1.0 following IEC 61000-4-2<br>- Pin CANH, CANL |           |                                       | ±8          |             | kV   |
| ESD (HBM following STM5.1 with 1.5k $\Omega$ /100pF) - Pin CANH, CANL to GND                |           |                                       | ±6          |             | kV   |
| Component Level ESD (HBM acc.<br>ANSI/ESD STM5.1)<br>JESD22-A114<br>AEC-Q100 (002)          |           |                                       | ±4          |             | kV   |
| CDM ESD STM 5.3.1                                                                           |           |                                       | ±750        |             | V    |
| ESD machine model<br>AEC-Q100-RevF(003)                                                     |           |                                       | ±200        |             | V    |
| Operating range for junction temperature                                                    |           | Tj                                    | -40         | +150        | °C   |
| Storage temperature                                                                         |           | T <sub>stg</sub>                      | -55         | +150        | °C   |

### 4. Thermal Characteristics SO8

| Parameters                             | Symbol     | Min. | Тур. | Max. | Unit |
|----------------------------------------|------------|------|------|------|------|
| Thermal resistance junction to ambient | $R_{thJA}$ |      | 145  |      | K/W  |
| Thermal shutdown of the bus drivers    | $T_Jsd$    | 150  | 175  | 195  | °C   |

#### 5. Thermal Characteristics DFN8

| Parameters                                                                                    | Symbol            | Min. | Тур. | Max. | Unit |
|-----------------------------------------------------------------------------------------------|-------------------|------|------|------|------|
| Thermal resistance junction to heat slug                                                      | $R_{thJC}$        |      | 10   |      | K/W  |
| Thermal resistance junction to ambient, where heat slug is soldered to PCB according to JEDEC | R <sub>thJA</sub> |      | 50   |      | K/W  |
| Thermal shutdown of the bus drivers                                                           | T <sub>Jsd</sub>  | 150  | 175  | 195  | °C   |



#### **Electrical Characteristics** 6.

 $T_j$  = -40°C to +150°C;  $V_{CC}$  = 4.5V to 5.5V;  $V_{IO}$  = 2.8V to 5.5V;  $R_L$  = 60 $\Omega$ ,  $C_L$  = 100pF unless specified otherwise; all voltages are defined in relation to ground; positive currents flow into the IC.

| No. | Parameters                                  | Test Conditions                                                                                       | Symbol                                                              | Min.                 | Тур.       | Max.                   | Unit           | Type*       |
|-----|---------------------------------------------|-------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------|------------|------------------------|----------------|-------------|
| 1   | Supply, Pin V <sub>CC</sub>                 |                                                                                                       |                                                                     |                      |            |                        |                |             |
| 1.1 | Supply voltage                              |                                                                                                       | V <sub>CC</sub>                                                     | 4.5                  |            | 5.5                    | V              | Α           |
| 1.2 | Supply current in silent mode               | Silent mode, V <sub>TXD</sub> = V <sub>VIO</sub>                                                      | I <sub>VCC_sil</sub>                                                | 1.9                  | 2.5        | 3.0                    | mA             | Α           |
| 1.3 | Supply current in normal mode               | - recessive, $V_{TXD} = V_{VIO}$<br>- dominant, $V_{TXD} = 0V$                                        | I <sub>VCC_rec</sub>                                                | 2<br>20              | 50         | 5<br>70                | mA<br>mA       | Α           |
| 1.4 | Supply current in STBY mode                 | $VCC = VIO, V_{TXD} = V_{NSIL} = V_{IO}$<br>Ta = 25°C                                                 | I <sub>VCC_STBY</sub>                                               |                      | 7          | 12                     | μA<br>μA       | A<br>D      |
| 1.5 | Undervoltage detection threshold on pin VCC |                                                                                                       | V <sub>uvd(VCC)</sub>                                               | 2.75                 |            | 4.5                    | V              | Α           |
| 2.  | I/O Level Adapter Supply, Pi                | n VIO <sup>(1)</sup> (only with the Atmel ATA656                                                      | 61)                                                                 |                      |            |                        |                |             |
| 2.1 | Supply voltage on pin VIO                   |                                                                                                       | $V_{VIO}$                                                           | 2.8                  |            | 5.5                    | V              | Α           |
| 2.2 | Supply current on pin VIO                   | Normal and silent mode<br>- recessive, $V_{TXD} = V_{VIO}$<br>- dominant, $V_{TXD} = 0V$<br>STBY mode | I <sub>IO_rec</sub><br>I <sub>IO_rdom</sub><br>I <sub>IO_STBY</sub> | 10<br>50             | 80<br>350  | 250<br>500<br>1        | μΑ<br>μΑ<br>μΑ | A<br>A<br>A |
| 2.3 | Undervoltage detection threshold on pin VIO |                                                                                                       | V <sub>uvd(VIO)</sub>                                               | 1.3                  |            | 2.7                    | V              | Α           |
| 3   | Mode Control Input, Pin NSIL                | and STBY                                                                                              |                                                                     |                      |            |                        |                |             |
| 3.1 | High-level input voltage                    |                                                                                                       | V <sub>IH</sub>                                                     | $0.7 \times V_{VIO}$ |            | V <sub>VIO</sub> + 0.3 | V              | Α           |
| 3.2 | Low-level input voltage                     |                                                                                                       | V <sub>IL</sub>                                                     | -0.3                 |            | $0.3 \times V_{VIO}$   | V              | Α           |
| 3.3 | Pull- up resistor to VIO                    | $V_{STBY} = 0V$<br>$V_{NSIL} = 0V$                                                                    | Rpu                                                                 | 75                   | 125        | 175                    | kΩ             | Α           |
| 3.4 | High-level leakage current                  | $V_{STBY} = V_{VIO}$<br>$V_{NSIL} = V_{VIO}$                                                          | IL                                                                  | -2                   |            | +2                     | μΑ             | Α           |
| 4   | CAN Transmit Data Input, Pir                | 1 TXD                                                                                                 |                                                                     |                      |            |                        |                |             |
| 4.1 | High-level input voltage                    |                                                                                                       | V <sub>IH</sub>                                                     | $0.7 \times V_{VIO}$ |            | $V_{VIO} + 0.3$        | V              | Α           |
| 4.2 | Low-level input voltage                     |                                                                                                       | V <sub>IL</sub>                                                     | -0.3                 |            | $0.3 \times V_{VIO}$   | V              | Α           |
| 4.3 | Pull-up resistor to VIO                     | $V_{TXD} = 0V$                                                                                        | R <sub>TXD</sub>                                                    | 20                   | 35         | 50                     | kΩ             | Α           |
| 4.4 | High-level leakage current                  | Normal mode, $V_{TXD} = V_{VIO}$                                                                      | I <sub>TXD</sub>                                                    | -2                   |            | +2                     | μΑ             | Α           |
| 4.5 | Input capacitance                           |                                                                                                       | C <sub>TXD</sub>                                                    |                      | 5          | 10                     | pF             | D           |
| 5   | CAN Receive Data Output, P                  | in RXD                                                                                                |                                                                     |                      |            |                        |                |             |
| 5.1 | High-level output current                   | Normal mode, $V_{RXD} = V_{VIO} - 0.4V$ , $V_{VIO} = V_{VCC}$                                         | I <sub>OH</sub>                                                     | -8                   |            | -1                     | mA             | Α           |
| 5.2 | Low-level output current                    | Normal mode, V <sub>RXD</sub> = 0.4V, bus dominant                                                    | I <sub>OL</sub>                                                     | 2                    |            | 12                     | mA             | Α           |
| 6   | Bus Lines, Pins CANH and C                  | ANL                                                                                                   |                                                                     |                      |            |                        |                |             |
| 6.1 | Dominant output voltage                     | $V_{TXD}$ = 0V, T < $t_{to(dom)TXD}$<br>- pin CANH<br>- pin CANL                                      | I <sub>IO</sub>                                                     | 2.75<br>0.5          | 3.5<br>1.5 | 4.5<br>2.25            | V<br>V         | А           |
| 6.2 | Transmitter dominant voltage symmetry       | $V_{\text{dom(TX)sym}} = V_{\text{VCC}} - V_{\text{CANH}} - V_{\text{CANL}}$                          | $V_{\text{dom(TX)sym}}$                                             | -400                 |            | +400                   | mV             | Α           |

<sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter

1. Only for Atmel ATA6560; otherwise the values are part of the VCC pin specification.



### 6. Electrical Characteristics (Continued)

 $T_j$  = -40°C to +150°C;  $V_{CC}$  = 4.5V to 5.5V;  $V_{IO}$  = 2.8V to 5.5V;  $R_L$  = 60 $\Omega$ ,  $C_L$  = 100pF unless specified otherwise; all voltages are defined in relation to ground; positive currents flow into the IC.

| No.  | Parameters                                     | Test Conditions                                                                                                                                                                       | Symbol                     | Min.       | Тур.                   | Max.       | Unit     | Type*  |
|------|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------------|------------------------|------------|----------|--------|
| 6.3  | Bus differential output voltage                | $\begin{aligned} &V_{TXD} = 0V, \ T < t_{to(dom)TXD} \\ &R_L = 45\Omega \ to \ 65\Omega \\ &V_{VCC} = 4.75V \ to \ 5.25V \\ &V_{TXD} = V_{VIO}, \ receive, \ no \ load \end{aligned}$ | V <sub>O(dif)bus</sub>     | 1.5<br>–50 |                        | 3<br>+50   | V<br>mV  | A      |
| 6.4  | Recessive output voltage                       | Normal and silent modes, $V_{TXD} = V_{VIO}$ , no load                                                                                                                                | V <sub>O(rec)</sub>        | 2          | 0.5 x V <sub>VCC</sub> | 3          | V        | Α      |
| 6.5  | Differential receiver threshold voltage (HSC)  | Normal and silent modes,<br>V <sub>cm(CAN)</sub> = -27V to +27V                                                                                                                       | V <sub>th(RX)dif</sub>     | 0.5        | 0.7                    | 0.9        | V        | Α      |
| 6.6  | Differential receiver hysteresis voltage (HSC) | Normal and silent modes,<br>V <sub>cm(CAN)</sub> = -27V to +27V                                                                                                                       | V <sub>hys(RX)dif</sub>    | 50         | 120                    | 200        | mV       | Α      |
| 6.7  | Dominant output current                        | $\begin{split} &V_{TXD} = 0V,  T < t_{t_{O(dom)TXD,}}  V_{VCC} = 5V \\ &- \text{pin CANH,}   V_{CANH} = 0V \\ &- \text{pin CANL,}   V_{CANL} = 5V/40V \end{split}$                    | I <sub>IO(dom)</sub>       | -100<br>35 |                        | -35<br>100 | mA<br>mA | A      |
| 6.8  | Recessive output current                       | Normal and silent modes,<br>$V_{TXD} = V_{VIO}$ , no load,<br>$V_{CANH} = V_{CANL} = -27V$ to +32V                                                                                    | I <sub>IO(rec)</sub>       | <b>–</b> 5 |                        | +5         | mA       | A      |
| 6.9  | Leakage current                                | $V_{VCC} = V_{VIO} = 0V,$<br>$V_{CANH} = V_{CANL} = 5V$                                                                                                                               | I <sub>IO(rec)</sub>       | <b>–</b> 5 | 0                      | +5         | μA       | Α      |
| 6.10 | Input resistance                               |                                                                                                                                                                                       | R <sub>i</sub>             | 9          | 15                     | 28         | kΩ       | Α      |
| 6.11 | Input resistance deviation                     | Between V <sub>CANH</sub> and V <sub>CANL</sub>                                                                                                                                       | ΔR <sub>i</sub>            | <b>–</b> 1 | 0                      | +1         | %        | Α      |
| 6 40 | Differential input registeres                  |                                                                                                                                                                                       | R <sub>i(dif)</sub>        | 19         | 30                     | 52         | kΩ       | Α      |
|      | Differential input resistance                  | T <sub>j</sub> < 125°C                                                                                                                                                                | R <sub>i(dif)</sub>        | 20         | 30                     | 52         | kΩ       | В      |
| 6.13 | Common-mode input capacitance                  |                                                                                                                                                                                       | C <sub>i(cm)</sub>         |            |                        | 20         | pF       | D      |
| 6.14 | Differential input capacitance                 |                                                                                                                                                                                       | C <sub>i(dif)</sub>        |            |                        | 10         | pF       | D      |
| 8    | Transceiver Timing, Pins CA                    | NH, CANL, TXD, and RXD, see Figu                                                                                                                                                      | re 6-1 and F               | igure 6-2  |                        |            |          |        |
| 8.1  | Delay time from TXD to bus dominant            | Normal mode                                                                                                                                                                           | $t_{d(TXD-busdom)}$        | 40         |                        | 130        | ns       | С      |
| 8.2  | Delay time from TXD to bus recessive           | Normal mode                                                                                                                                                                           | t <sub>d(TXD-busrec)</sub> | 40         |                        | 130        | ns       | С      |
| 8.3  | Delay time from bus dominant to RXD            | Normal and silent modes                                                                                                                                                               | t <sub>d(busdom-</sub>     | 20         |                        | 100        | ns       | С      |
| 8.4  | Delay time from bus recessive to RXD           | Normal and silent modes                                                                                                                                                               | t <sub>d(busrec-RXD)</sub> | 20         |                        | 100        | ns       | С      |
|      | Propagation delay from TXD                     | Normal mode Rising edge at pin TXD Falling edge at pin TXD                                                                                                                            | t <sub>PD(TXD-RXD)</sub>   | 40<br>40   |                        | 200<br>200 | ns<br>ns | A<br>A |
| 8.5  | to RXD                                         | Normal mode $R_L = 120\Omega$ , $C_L = 200pF$ Rising edge at pin TXD Falling edge at pin TXD                                                                                          | t <sub>PD(TXD-RXD)</sub>   |            |                        | 300<br>300 | ns<br>ns | D<br>D |
| 8.6  | TXD dominant time-out time                     | V <sub>TXD</sub> = 0V, normal mode                                                                                                                                                    | t <sub>to(dom)TXD</sub>    | 0.8        |                        | 3          | ms       | Α      |
| 8.7  | Bus wake-up time-out time                      | Standby Mode                                                                                                                                                                          | t <sub>to_bus</sub>        | 8.0        |                        | 3          | ms       | Α      |

<sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter

Note: 1. Only for Atmel ATA6560; otherwise the values are part of the VCC pin specification.



# 6. Electrical Characteristics (Continued)

 $T_j$  = -40°C to +150°C;  $V_{CC}$  = 4.5V to 5.5V;  $V_{IO}$  = 2.8V to 5.5V;  $R_L$  = 60 $\Omega$ ,  $C_L$  = 100pF unless specified otherwise; all voltages are defined in relation to ground; positive currents flow into the IC.

| No.  | Parameters                                                                                                       | Test Conditions                        | Symbol                       | Min. | Тур. | Max. | Unit | Type* |
|------|------------------------------------------------------------------------------------------------------------------|----------------------------------------|------------------------------|------|------|------|------|-------|
| ממ   | Min. dominant time for bus wake-up                                                                               | Standby mode                           | t <sub>wake</sub>            | 0.75 | 3    | 5    | μs   | Α     |
|      | Delay time for standby to normal mode transition                                                                 | Falling edge at pin STBY NSIL = HIGH   | t <sub>del((stby-norm)</sub> |      |      | 47   | μs   | Α     |
| 8.10 | Delay time for normal mode to standby mode transition                                                            | Rising edge at pin STBY<br>NSIL = HIGH | t <sub>del(norm-stby)</sub>  |      |      | 5    | μs   | D     |
| 8.11 | Delay time for normal mode to silent mode transition                                                             | Falling edge at pin NSIL<br>STBY = LOW | t <sub>del(norm-sil)</sub>   |      |      | 10   | μs   | D     |
|      | Delay time for silent mode to normal mode transition                                                             | Rising edge at pin NSIL<br>STBY = LOW  | t <sub>del(sil-norm)</sub>   |      |      | 10   | μs   | D     |
| 8.13 | Delay time for silent mode to standby mode transition                                                            | Rising edge at pin STBY<br>NSIL = LOW  | t <sub>del(sil-stby)</sub>   |      |      | 5    | μs   | D     |
| 8.14 | Delay time for standby mode to silent mode transition                                                            | Falling edge at pin STBY<br>NSIL = LOW | t <sub>del(stby-sil)</sub>   |      |      | 47   | μs   | D     |
| 8.15 | Debouncing time for recessive clamping state detection                                                           | V(CANH-CANL) > 900mV<br>RXD = HIGH     | t <sub>RC_det</sub>          |      | 90   |      | ns   | D     |
|      | Transceiver Timing for higher Bit Rates, Pins CANH, CANL, TXD, and RXD, see Figure 6-1 and Figure 6-3 on page 12 |                                        |                              |      |      |      |      |       |
| 8.16 | Recessive bit time on pin                                                                                        | Normal mode, $t_{Bit(TXD)} = 500ns$    | t <sub>Bit(RXD)</sub>        | 400  |      | 550  | ns   | D     |
| 0.10 | RXD                                                                                                              | Normal mode, $t_{Bit(TXD)} = 200ns$    | t <sub>Bit(RXD)</sub>        | 120  |      | 220  | ns   | Α     |

<sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter

Note: 1. Only for Atmel ATA6560; otherwise the values are part of the VCC pin specification.

+5V +1  $22\mu F$  100nF 5 3 VIO/NSIL VCC TXD CANH  $R_L$   $C_L$  GND STBY 2 8

Figure 6-1. Timing Test Circuit for the Atmel ATA6560/ATA6561 CAN Transceiver



Figure 6-2. CAN Transceiver Timing Diagram



Figure 6-3. Can Transceiver Timing Diagram for Loop Delay Symmetry



Note: The bit time of a recessive bit after five dominant bits is measured on the RXD pin.

### 7. Application Circuits

Figure 7-1. Typical Application Circuit Atmel ATA6561



(1) The size of this capacitor depends on the used external voltage regulator.

Figure 7-2. Typical Application Circuit Atmel ATA6560



(1) The size of this capacitor depends on the used external voltage regulator.

Note: For DFN8 package: Heat slug must always be connected to GND.



# 8. Ordering Information

| Extended Type Number | Package | Remarks                                        |
|----------------------|---------|------------------------------------------------|
| ATA6560-GBQW         | DFN8    | CAN transceiver, Pb-free, 6k, taped and reeled |
| ATA6560-GAQW         | SO8     | CAN transceiver, Pb-free, 4k, taped and reeled |
| ATA6561-GBQW         | DFN8    | CAN transceiver, Pb-free, 6k, taped and reeled |
| ATA6561-GAQW         | SO8     | CAN transceiver, Pb-free, 4k, taped and reeled |



### 9. Package Information

Figure 9-1. SO8





Figure 9-2. DFN8















**Atmel Corporation** 

1600 Technology Drive, San Jose, CA 95110 USA

T: (+1)(408) 441.0311

F: (+1)(408) 436.4200

www.atmel.com

© 2014 Atmel Corporation. / Rev.: Rev.: 9288I-AUTO-09/14

Atmel®, Atmel logo and combinations thereof, Enabling Unlimited Possibilities®, and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.

DISCLAIMER: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATMEL WEBSITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS AND PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and products descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

SAFETY-CRITICAL, MILITARY, AND AUTOMOTIVE APPLICATIONS DISCLAIMER: Atmel products are not designed for and will not be used in connection with any applications where the failure of such products would reasonably be expected to result in significant personal injury or death ("Safety-Critical Applications") without an Atmel officer's specific written consent. Safety-Critical Applications include, without limitation, life support devices and systems, equipment or systems for the operation of nuclear facilities and weapons systems. Atmel products are not designed nor intended for use in military or aerospace applications or environments unless specifically designated by Atmel as military-grade. Atmel products are not designed nor intended for use in automotive applications unless specifically designated by Atmel as automotive-grade.